## Quiz Digital System Design (unit 3 and 4)

aniket.22110125@viit.ac.in Switch account



Draft saved

Your email will be recorded when you submit this form

\* Required

## Questions

How is a J-K flip-flop made to toggle? \*

- J = 0, K = 0
- ) J = 1, K = 0
- J = 0, K = 1
- J = 1, K = 1

Which statement BEST describes the operation of a negative-edge-triggered D flip-flop?

- The logic level at the D input is transferred to Q on negative edge of CLK.
- The Q output is ALWAYS identical to the CLK input if the D input is HIGH.
- The Q output is ALWAYS identical to the D input when CLK is positive edge triggered.
- The Q output is ALWAYS identical to the D input.

Master-slave J-K flip-flops are called pulse-triggered or level-triggered devices because input data is read during the entire time the clock pulse is at a LOW level.

- True
- False

A J-K flip-flop is in a "no change" condition when \*

- **J** = 1, K = 1
- $\int J = 1, K = 0$
- **J** = 0, K = 1
- J = 0, K = 0

Edge-triggered flip-flops must have: \*

- very fast response times.
- at least two inputs to handle rising and falling edges.
- a pulse transition detector.
- active-LOW inputs and complemented outputs.

As a general rule for stable flip-flop triggering, the clock pulse rise and fall times must be:

- very long.
- overy short.
- at a maximum value to enable the input control signals to stabilize.
- of no consequence as long as the levels are within the determinate range of value.

The term CLEAR always means that Q = 0 \*

- True
- False

|                                       | SET and CLEAR inputs are normally synchronous. *                                                                                                      |
|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0                                     | True                                                                                                                                                  |
| False                                 |                                                                                                                                                       |
|                                       | rme a J-K flip-flop has logic 1s on the J and K inputs. The next clock pulse cause the output to                                                      |
|                                       | Set                                                                                                                                                   |
| 0                                     | Reset                                                                                                                                                 |
| 0                                     | Latch                                                                                                                                                 |
| •                                     | Toggle                                                                                                                                                |
| norm                                  | nally active inputs.                                                                                                                                  |
|                                       | nally active inputs.  PRE, CLR, LOW  ON, OFF, HIGH  START, STOP, LOW  SET, RESET, HIGH                                                                |
|                                       | PRE, CLR, LOW ON, OFF, HIGH START, STOP, LOW SET, RESET, HIGH  many flip flops are required to build a binary counter circuit to count from 0         |
| How to 10                             | PRE, CLR, LOW ON, OFF, HIGH START, STOP, LOW SET, RESET, HIGH  many flip flops are required to build a binary counter circuit to count from 0         |
| O :                                   | PRE, CLR, LOW  ON, OFF, HIGH  START, STOP, LOW  SET, RESET, HIGH  many flip flops are required to build a binary counter circuit to count from 0 123? |
| <ul><li>How to 10</li><li>O</li></ul> | PRE, CLR, LOW  ON, OFF, HIGH  START, STOP, LOW  SET, RESET, HIGH  many flip flops are required to build a binary counter circuit to count from 0 123? |

| Counter is a *                                                                                |  |  |                                                   |  |
|-----------------------------------------------------------------------------------------------|--|--|---------------------------------------------------|--|
| ombinational circuit                                                                          |  |  |                                                   |  |
| <ul><li>sequential circuit.</li><li>none</li></ul>                                            |  |  |                                                   |  |
|                                                                                               |  |  | Master-slave flip flop consists of flip-flop(s) * |  |
| O 1                                                                                           |  |  |                                                   |  |
| O 4                                                                                           |  |  |                                                   |  |
| 2                                                                                             |  |  |                                                   |  |
| O 3                                                                                           |  |  |                                                   |  |
| ripple counter  S-R flip-flop  J-K flip-flop  D flip-flop  T flip-flop                        |  |  |                                                   |  |
| In which type of counter, complement of the output is fed back to the D input of *first state |  |  |                                                   |  |
|                                                                                               |  |  |                                                   |  |
|                                                                                               |  |  |                                                   |  |
| first state                                                                                   |  |  |                                                   |  |
| first state  Ring counter                                                                     |  |  |                                                   |  |

| In which counter the output of Flip-flop do not change states at exactly the same * time, as they do not have common clock pulse |  |  |
|----------------------------------------------------------------------------------------------------------------------------------|--|--|
| Ripple counter                                                                                                                   |  |  |
| Synchronous counter                                                                                                              |  |  |
| Twisted ring Counter                                                                                                             |  |  |
| ○ Shift register                                                                                                                 |  |  |
| How many flip-flops are required to construct a decade counter *                                                                 |  |  |
| 4                                                                                                                                |  |  |
| O 8                                                                                                                              |  |  |
| O 5                                                                                                                              |  |  |
| O 10                                                                                                                             |  |  |
| How many different states does a 2-bit asynchronous counter have *                                                               |  |  |
| O 1                                                                                                                              |  |  |
| 4                                                                                                                                |  |  |
| O 2                                                                                                                              |  |  |
| O 8                                                                                                                              |  |  |

| Number    | Number of flip-flops required to make a MOD-32 binary counter * |            |  |  |
|-----------|-----------------------------------------------------------------|------------|--|--|
|           | or imprinape required to make a mode and and a                  |            |  |  |
| O 3       |                                                                 |            |  |  |
| <b>4</b>  |                                                                 |            |  |  |
| 5         |                                                                 |            |  |  |
| O 31      |                                                                 |            |  |  |
|           |                                                                 |            |  |  |
|           |                                                                 |            |  |  |
| A 3-bit b | oinary counter has a maximum modulus of *                       |            |  |  |
| O 3       |                                                                 |            |  |  |
| 8         |                                                                 |            |  |  |
| O 7       |                                                                 |            |  |  |
| O 2       |                                                                 |            |  |  |
| 0 2       |                                                                 |            |  |  |
| Back      | Submit                                                          | Clear form |  |  |
|           |                                                                 | 2.2011     |  |  |

Never submit passwords through Google Forms.

This form was created inside of Vishwakarma Institute of Information Technology. Report Abuse

Google Forms